# CSED311 Computer Architecture – Lecture 5 Single-Cycle CPU

## Eunhyeok Park

# Department of Computer Science and Engineering POSTECH

Disclaimer: Slides developed in part by Profs. Austin, Brehob, Falsafi, Hill, Hoe, Lipasti, Martin, Roth, Shen, Smith, Sohi, Tyson, Vijaykumar, and Wenisch @ Carnegie Mellon University, University of Michigan, Purdue University, University of Pennsylvania, University of Wisconsin and POSTECH.



## **CPU: Instruction Processing FSM**



- An ISA describes an abstract finite-state machine (FSM)
  - State = program visible state
  - Next-state logic = instruction execution
- Nice ISAs have atomic instruction semantics
  - One state transition per instruction in abstract FSM
- Implementation of FSMs can vary

# **Programmer-Visible (Architectural) State**

What are the inputs and outputs for each component?

PC

Register file

Instruction memory

Data memory

# **Programmer-Visible (Architectural) State**



## "Magic" Register File and Memory

- Combinational read
  - The output of the read data port is a combinational function of the register file contents and the corresponding read select port
  - Similarly, instruction/data memory work like combinational logic
- Synchronous write
  - The selected register (or memory location) is updated only on the positive-edge clock transition when write enable is asserted
     Cannot affect read output in between clock edges
- The instruction memory also needs to be written to when the program is loaded, but let's consider it read-only for simplicity for now
- We will learn about more realistic design of memory hierarchy later

## **Instruction Processing**

- 5 generic steps
  - IF: Instruction fetch
  - ID: Instruction decode and operand fetch
  - EX: ALU/execute
  - MEM: (Data) Memory access (only for load & store instructions)
  - WB: Write-back



<sup>\*\*</sup>Based on figures from [P&H CO&D, COPYRIGHT 2004 Elsevier. ALL RIGHTS RESERVED.]

## **Contents**

- Datapath for ALU instructions
- Datapath for LD/ST instructions
- Datapath for control flow instructions
- Control



Today's lecture is about *microarchitecture*!

The microarchitecture *implements* the RISC-V *architecture* 

# Single-Cycle Datapath for Arithmetic and Logical Instructions

## **Reminder: R-Type Instruction**

- Assembly example: ADD rd, rs1, rs2
- Encoding:

| 31      | $25 \ 24$ | $20 \ 19$             | $15 \ 14$                     | 12 11      | 7 6    | 0         |
|---------|-----------|-----------------------|-------------------------------|------------|--------|-----------|
| funct7  | rs2       | rs1                   | funct3                        | 3 rd       | opcode | е         |
| 7       | 5         | 5                     | 3                             | 5          | 7      |           |
| 0000000 | src2      | $\operatorname{src}1$ | $\mathrm{ADD}/\mathrm{SLT}/2$ | /SLTU dest | OP .   |           |
| 0000000 | src2      | $\operatorname{src}1$ | AND/OR/                       | XOR dest   | OP     | _ 0110011 |
| 0000000 | src2      | $\operatorname{src}1$ | $\mathrm{SLL}/\mathrm{SR}$    | RL dest    | OP     | = 0110011 |
| 0100000 | src2      | $\operatorname{src}1$ | SUB/SR                        | RA dest    | OP .   | J         |

## Semantics

- GPR[rd] ← GPR[rs1] (OP) GPR[rs2]
- PC  $\leftarrow$  PC + 4
- Variations
  - Arithmetic: ADD, SUB
  - Compare (Set if Less Than): SLT (signed), SLTU (unsigned) ←
  - Logical: AND, OR, XOR
  - Shift: SLL (left), SRL (right-logical), SRA (right-arithmetic)

Exception: none (ignore carry and overflow) – see page 13 of the ISA manual

- Silit. See (left), Sile (light-logical), Sila (light-arithmetic)

[(OP): +, -, |, &, <<, >>, ...]

 $GPR[rd] \leftarrow 1 \text{ if } GPR[rs1] < GPR[rs2]$ 

 $GPR[rd] \leftarrow 0$  otherwise



## **R-Type Instruction Datapath**



- Semantics (ADD)
  - $GPR[rd] \leftarrow GPR[rs1] + GPR[rs2]$
  - $PC \leftarrow PC + 4$



Frist, we are going to build the datapath and identify the control signals that need to be generated. Then, we can work on the control signals at the end.

## **R-Type Instruction Datapath**

| 3 | 31 $25$ | \ //I | 19 15 | . 1/1  | 2 11 7 | 6      | ) |
|---|---------|-------|-------|--------|--------|--------|---|
|   | funct7  | rs2   | rs1   | funct3 | rd     | opcode |   |

- Semantics (ADD)
  - $GPR[rd] \leftarrow GPR[rs1] + GPR[rs2]$
  - $PC \leftarrow PC + 4$



## **Reminder: I-Type ALU Instruction**

- Assembly example: ADDI rd, rs1, imm<sub>12</sub>
- Encoding:

| 31                 | 20 19                | 15 14 | 12 1     | 11                    | 7 6    | 0                  |
|--------------------|----------------------|-------|----------|-----------------------|--------|--------------------|
| imm[11:0]          | rs1                  | fu    | ınct3    | $\operatorname{rd}$   | opcode |                    |
| 12                 | 5                    | ·     | 3        | 5                     | 7      |                    |
| I-immediate [11:0] | $\operatorname{src}$ | ADDI  | /SLTI[U] | $\operatorname{dest}$ | OP-IMM | 7 - 0010011        |
| I-immediate[11:0]  | $\operatorname{src}$ | ANDI  | ORI/XOR  | I dest                | OP-IMM | <b>)</b> = 0010011 |

- Semantics
  - GPR[rd] ← GPR[rs1] (OP) sign-extend (immediate) [(OP): +, |, &, ...]
  - PC  $\leftarrow$  PC + 4
- Variations:
  - Arithmetic: ADDI, SUBI why no SUBI?
  - Logical: ANDI, ORI, XORI
  - Compare (Set if Less Than Immediate): SLTI (signed), SLTIU (unsigned)
- Exception: none (ignore carry and overflow)

## I-Type ALU Instruction Datapath

## ■ How should this change?

| 3 | 31 20     | 19 15 | 14 12  | 11 7                | 6 0    |
|---|-----------|-------|--------|---------------------|--------|
|   | imm[11:0] | rs1   | funct3 | $\operatorname{rd}$ | opcode |

#### **Semantics**

- $GPR[rd] \leftarrow GPR[rs1] + sign-extend(imm)$
- PC  $\leftarrow$  PC + 4



## I-Type ALU Instruction Datapath



#### Semantics

- GPR[rd] ← GPR[rs1] + sign-extend(imm)
- $PC \leftarrow PC + 4$



# Single-Cycle Datapath for Data Movement Instructions

## Reminder: Load Instructions (I-type)

imm

- Assembly example: LW rd, offset<sub>12</sub>(base)
- Encoding:

| 31           | 20 19 | 15 14 12               | 11 7                  | 7 6        | ł     |
|--------------|-------|------------------------|-----------------------|------------|-------|
| imm[11:0]    | rs1   | funct3                 | $\operatorname{rd}$   | opcode     |       |
| 12           | 5     | 3                      | 5                     | 7          | _     |
| offset[11:0] | base  | $\operatorname{width}$ | $\operatorname{dest}$ | LOAD = 000 | 00011 |

rs1

- Semantics:
  - byte\_address<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
  - GPR[rd] ← MEM<sub>32</sub> [byte\_address<sub>32</sub>]
  - PC  $\leftarrow$  PC + 4
- Exceptions: will be discussed later
- Variations:
  - LW (word), LH (halfword), LB (byte): sign-extend
  - LHU, LBU: zero-extend

# **Load Datapath**

How should this change for load?

| 31        | 20 19 | 15 14 12 | 11 7 | 6 0    |
|-----------|-------|----------|------|--------|
| imm[11:0] | rs1   | funct3   | rd   | opcode |

### **Semantics:**

- byte\_addr<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $GPR[rd] \leftarrow MEM_{32}[byte\_addr_{32}]$
- $PC \leftarrow PC + 4$





# **Load Datapath**

| 31        | $20 \ 19$ | 15  | 14 12  | 11 7                | 6      | 0 |
|-----------|-----------|-----|--------|---------------------|--------|---|
| imm[11:0] |           | rs1 | funct3 | $\operatorname{rd}$ | opcode |   |

#### ♦ Semantics:

- byte\_addr<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $GPR[rd] \leftarrow MEM_{32}[byte\_addr_{32}]$
- PC ← PC + 4



# Reminder: Store Instructions (S-Type)

- Assembly example (Store Word): SW rs2, offset<sub>12</sub>(base)
- Encoding:

| 31           | $25 \ 24$            | 20 19 | 15 14 12 | 11          | 7 6       | 0      |
|--------------|----------------------|-------|----------|-------------|-----------|--------|
| imm[11:5]    | rs2                  | rs1   | funct3   | imm[4:0]    | opcode    |        |
| 7            | 5                    | 5     | 3        | 5           | 7         |        |
| offset[11:5] | $\operatorname{src}$ | base  | width    | offset[4:0] | STORE = 0 | )10001 |

imm

## Semantics:

- byte\_address<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- MEM<sub>32</sub> [byte\_address<sub>32</sub>] ← GPR[rs2]
- PC  $\leftarrow$  PC + 4
- Exceptions: will be discussed later
- Variations:
  - SW (word), SH (halfword), SB (byte)
- Why split immediate?

11

## **Store Datapath**

## ■ How should this change for store?

| 31        | $25 \ 24$ | 20 19 1 | 5 14 12 | 11 7     | 6 0    |  |
|-----------|-----------|---------|---------|----------|--------|--|
| imm[11:5] | rs2       | rs1     | funct3  | imm[4:0] | opcode |  |

## Semantics:

- byte\_address<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $MEM_{32}$  [byte\_address<sub>32</sub>]  $\leftarrow$  GPR[rs2]
- $PC \leftarrow PC + 4$



## **Load/Store Datapath**

| 31        | 25 24 | 20 19 | 15  | 14 12  | 11 7     | 6 0    |  |
|-----------|-------|-------|-----|--------|----------|--------|--|
| imm[11:5] | rs2   | 2     | rs1 | funct3 | imm[4:0] | opcode |  |

#### Semantics:

- byte\_address<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $MEM_{32}$  [byte\_address<sub>32</sub>]  $\leftarrow$  GPR[rs2]
- PC ← PC + 4



## **Datapath for Non-Control Flow Instructions**



# Single-Cycle Datapath for Control Flow Instructions

# Reminder: Jump Instruction (UJ-Type)

- Jump and Link assembly: JAL rd, imm<sub>21</sub>
- Encoding:

| 31      | 30        | 21     | 20      | 19 12      | 2 11 7                | 6                    | 0 |
|---------|-----------|--------|---------|------------|-----------------------|----------------------|---|
| imm[20] | imm[10:1] |        | imm[11] | imm[19:12] | rd                    | opcode               |   |
| 1       | 10        | ·      | 1       | 8          | 5                     | 7                    |   |
|         | offset    | [20:1] |         |            | $\operatorname{dest}$ | $\operatorname{JAL}$ |   |

- Note: imm[0] == 0 (only branch to even addresses)
- Semantics:
  - target = PC + sign-extend(imm<sub>21</sub>) // PC-relative addressing
     GPR[rd] ← PC + 4 // store return address in a register (cf. BEQ/BNE/...)
     PC ← target // always jump to the same target
- Exception: misaligned target (4-byte)

# **Unconditional Jump Datapath (JAL)**

## How should this change for JAL?

| 31      | 30 |           | 21 | 20      | 19 12      | 2 11 | 7                   | 6      | 0 |
|---------|----|-----------|----|---------|------------|------|---------------------|--------|---|
| imm[20] |    | imm[10:1] |    | imm[11] | imm[19:12] |      | $\operatorname{rd}$ | opcode |   |

## ◆ Semantics:

- target = PC + sign-extend(imm<sub>21</sub>)
- GPR[rd]  $\leftarrow$  PC + 4
- PC ← target



# **Unconditional Jump Datapath (JAL)**



lmm

Gen

- target = PC + sign-extend(imm<sub>21</sub>)
- GPR[rd]  $\leftarrow$  PC + 4
- PC ← target

Let's assume shifting immediate by one bit is done within "Imm. gen."

Why not just use existing ALU for target

What about JALR?

MemRead

isLoad

## Reminder: Jump Indirect Instruction (I-Type)

- Jump and Link Register assembly: JALR rd, imm<sub>12</sub>(rs1)
- Encoding:

| 31           | 20 19 | 15 14 12 | 11 7                  | 6      | 0 |
|--------------|-------|----------|-----------------------|--------|---|
| imm[11:0]    | rs1   | funct3   | $\operatorname{rd}$   | opcode |   |
| 12           | 5     | 3        | 5                     | 7      |   |
| offset[11:0] | base  | 0        | $\operatorname{dest}$ | JALR   |   |

- Semantics:
  - target = GPR[rs1] + sign-extend(imm<sub>12</sub>) // can jump to different targets
  - target &= 0xFFFFFFE // set the lowest bit to 0 (but let's ignore this for now)
  - GPR[rd]  $\leftarrow$  PC + 4
  - PC ← target
- Usages: Procedure return: jalr x0,  $\theta(x1)$  // return to GPR[x1]. x0 can't change
  - Computed jumps (e.g., case/switch statements)
- Exception: misaligned target (4-byte)

# **Unconditional Jump Datapath (JALR)**

■ How should this change for JALR?



- Semantics:
- $target = GPR[rs1] + sign-extend(imm_{12})$
- target &= 0xFFFFFFE //ignored for simplicity
- $GPR[rd] \leftarrow PC + 4$
- PC ← target

# **Unconditional Jump Datapath (JALR)**



#### Semantics:

- $target = GPR[rs1] + sign-extend(imm_{12})$
- target &= 0xFFFFFFE //ignored for simplicity
- $GPR[rd] \leftarrow PC + 4$
- PC ← target

## Reminder: Cond. Branch Instructions (SB-Type)

- Assembly example (Branch if EQual): BEQ rs1, rs2, imm<sub>13</sub>
- Encoding:

| 31      | 30        | 25 24 2               | 0 19 15               | 14      | 12 11    | 8 7     | 6        | 0       |
|---------|-----------|-----------------------|-----------------------|---------|----------|---------|----------|---------|
| imm[12] | imm[10:5] | rs2                   | rs1                   | funct3  | imm[4:1] | imm[11] | opcode   |         |
| 1       | 6         | 5                     | 5                     | 3       | 4        | 1       | 7        |         |
| offset  | [12,10:5] | $\operatorname{src}2$ | $\operatorname{src}1$ | BEQ/BNE | offset[1 | [1,4:1] | BRANCH = | 1100111 |

- Note: imm[0] == 0 (only branch to even addresses) is this okay?
- Semantics:
  - Target = PC + sign-extend(im $m_{13}$ ) // PC-relative addressing -- how far can you jump?
  - If GPR[rs1] == GPR[rs2] then PC ← target else PC ← PC + 4
- Exception: misaligned target (4-byte) if taken
- Variations
  - BEQ, BNE, BLT, BGE (signed variations) why no BGT (Greater Than)?
  - BLTU, BGEU (unsigned variations)

## **Conditional Branch Datapath**

■ How should this change for conditional branches?



- Semantics (BEQ):
  - Target = PC + sign-extend(im $m_{13}$ )
  - If GPR[rs1] == GPR[rs2] then PC ← target else PC ← PC + 4

## **Conditional Branch Datapath**



## Semantics (BEQ):

- Target = PC + sign-extend(im $m_{13}$ )
- If GPR[rs1] == GPR[rs2] then PC ← target else PC ← PC + 4

# **Control**

# **Datapath with Control**



# **Single-bit Control Values**

|                    | When de-asserted                                                | When asserted                            | Equation                                      |
|--------------------|-----------------------------------------------------------------|------------------------------------------|-----------------------------------------------|
| RegWrite           | GPR write disabled                                              | GPR write enabled                        | (opcode!=SW/SH/SB) &&<br>(opcode!=Bxx)        |
| ALUSrc             | 2 <sup>nd</sup> ALU input from<br>2 <sup>nd</sup> GPR read port | 2 <sup>nd</sup> ALU input from immediate | (opcode!=isRtype) &&<br>(opcode!=isSBtype)    |
| MemRead            | Memory read disabled                                            | Memory read port return load value       | opcode==LW/LH/LB                              |
| MemWrite           | Memory write disabled                                           | Memory write enabled                     | opcode==SW/SH/SB                              |
| MemtoReg           | Steer ALU result to GPR write port                              | Steer memory load to GPR write port      | opcode==LW/LH/LB                              |
| PCtoReg            | Steer above result to GPR write port                            | Steer PC+4 to GPR write port             | opcode==JAL/JALR                              |
| PCSrc <sub>1</sub> | Next PC = PC + 4                                                | Next PC = PC + immediate                 | opcode==JAL   <br>(opcode==isSBtype && bcond) |
| PCSrc <sub>2</sub> | Next PC is determined by PCSrc <sub>1</sub>                     | Next PC = GPR + immediate                | opcode==JALR                                  |

## **Multi-bit Control Values**

|        | Options                                                                                           | Equation                                                                                                                                                  |
|--------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALUOp  | <ul> <li>ADD, SUB, AND, OR, XOR, NOR,<br/>LT, and Shift</li> <li>btype: EQ, NE, GE, LT</li> </ul> | case opcode  RTypeALU: according to funct3, funct7[5]  ITypeALU: according to funct3 only (except shift)  LW/SW/JALR: Add  Bxx: Subtract and select btype |
| ImmGen | I-type, I-type(unsigned),<br>S-type, SB-type, U-type, UJ-type                                     | Select based on instruction format type                                                                                                                   |

## **R-Type ALU**



- GPR[rd] ← GPR[rs1] (op) GPR[rs2]
- $PC \leftarrow PC + 4$

## I-Type ALU

- $GPR[rd] \leftarrow GPR[rs1]$  (op) sign-extend(imm)
- PC  $\leftarrow$  PC + 4



## LD

- byte\_addr<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $GPR[rd] \leftarrow MEM_{32}[byte\_addr_{32}]$
- PC ← PC + 4



## SD

- byte\_address<sub>32</sub> = sign-extend(offset<sub>12</sub>) + GPR[base]
- $\mathsf{MEM}_{32}[\mathsf{byte\_address}_{32}] \leftarrow \mathsf{GPR}[\mathsf{rs2}]$
- PC ← PC + 4



## **Branch Taken**

- Target = PC + sign-extend(imm<sub>13</sub>)
- If GPR[rs1] == GPR[rs2] then PC ← target else PC ← PC + 4



## **Branch Not Taken**

- Target = PC + sign-extend(imm<sub>13</sub>)
- If GPR[rs1] == GPR[rs2] then PC ← target else PC ← PC + 4



## **JAL**



- target = PC + sign-extend(imm<sub>21</sub>)
- $GPR[rd] \leftarrow PC + 4$
- PC ← target

## **JALR**



- target = GPR[rs1] + sign-extend(imm<sub>12</sub>)
- target &= 0xFFFFFFFE //ignored for simplicity
- GPR[rd]  $\leftarrow$  PC + 4
- PC ← target

# Now you know how to design a single-cycle RISC-V CPU!!

- However, this is a very slow CPU
- We will cover multi-cycle CPU implementations (faster!) in the next lecture

# **Question?**

## **Announcements**

- Reading: P&H (RISC-V ed.) Appendix C